Subir material

Suba sus trabajos a SEDICI, para mejorar notoriamente su visibilidad e impacto

 

Mostrar el registro sencillo del ítem

dc.date.accessioned 2023-11-28T17:44:59Z
dc.date.available 2023-11-28T17:44:59Z
dc.date.issued 2021-11-01
dc.identifier.uri http://sedici.unlp.edu.ar/handle/10915/160818
dc.description.abstract Real-time acquisition and processing of electroencephalographic signals have promising applications in the implementation of brain-computer interfaces. These devices allow the user to control a device without performing motor actions, and are usually made up of a biopotential acquisition stage and a personal computer (PC). This structure is very flexible and appropriate for research, but for final users it is necessary to migrate to an embedded system, eliminating the PC from the scheme. The strict real-time processing requirements of such systems justify the choice of a system on a chip fieldprogrammable gate arrays (SoC-FPGA) for its implementation. This article proposes a platform for the acquisition and processing of electroencephalographic signals using this type of device, which combines the parallelism and speed capabilities of an FPGA with the simplicity of a general-purpose processor on a single chip. In this scheme, the FPGA is in charge of the real-time operation, acquiring and processing the signals, while the processor solves the high-level tasks, with the interconnection between processing elements solved by buses integrated into the chip. The proposed scheme was used to implement a brain-computer interface based on steadystate visual evoked potentials, which was used to command a speller. The first tests of the system show that a selection time of 5 seconds per command can be achieved. The time delay between the user’s selection and the system response has been estimated at 343 µs. en
dc.format.extent 237-248 es
dc.language en es
dc.subject Biopotentials es
dc.subject Brain-computer interfaces es
dc.subject Digital systems design es
dc.subject SoC-FPGA systems es
dc.subject Steady-state evoked potentials es
dc.title SoC-FPGA systems for the acquisition and processing of electroencephalographic signals en
dc.type Articulo es
sedici.identifier.uri https://ijres.iaescore.com/index.php/IJRES/article/view/20359 es
sedici.identifier.other http://doi.org/10.11591/ijres.v10.i3.pp237-248 es
sedici.identifier.issn 2089-4864 es
sedici.creator.person Oliva, Matías Javier es
sedici.creator.person García, Pablo Andrés es
sedici.creator.person Spinelli, Enrique Mario es
sedici.creator.person Veiga, Alejandro Luis es
sedici.subject.materias Ingeniería Electrónica es
sedici.description.fulltext true es
mods.originInfo.place Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales es
sedici.subtype Articulo es
sedici.rights.license Creative Commons Attribution-ShareAlike 4.0 International (CC BY-SA 4.0)
sedici.rights.uri http://creativecommons.org/licenses/by-sa/4.0/
sedici.description.peerReview peer-review es
sedici.relation.journalTitle International Journal of Reconfigurable and Embedded Systems (IJRES) es
sedici.relation.journalVolumeAndIssue vol. 10, no. 3 es


Descargar archivos

Este ítem aparece en la(s) siguiente(s) colección(ones)

Creative Commons Attribution-ShareAlike 4.0 International (CC BY-SA 4.0) Excepto donde se diga explícitamente, este item se publica bajo la siguiente licencia Creative Commons Attribution-ShareAlike 4.0 International (CC BY-SA 4.0)