Busque entre los 168461 recursos disponibles en el repositorio
Mostrar el registro sencillo del ítem
dc.date.accessioned | 2013-07-10T12:31:00Z | |
dc.date.available | 2013-07-10T12:31:00Z | |
dc.date.issued | 2001 | |
dc.identifier.uri | http://sedici.unlp.edu.ar/handle/10915/27583 | |
dc.description.abstract | Standard microprocessors are generally designed to deal efficiently with different types of tasks; their general purpose architecture can lead to misuse of resources, creating a large gap between the computational efficiency of microprocessors and custom silicon. The ever increasing complexity of Field Programmable Logic devices is driving the industry to look for innovative System on a Chip solutions; using programmable logic, the whole design can be tuned to the application requirements. In this paper, under the acronym MPOC (Multiprocessors On a Chip) we propose some applicable ideas on multiprocessing embedded configurable architectures, targeting System on a Programmable Chip (SOPC) cost-effective designs. Using heterogeneous medium or low performance soft-core processors instead of a single high performance processor, and some standardized communication schemes to link these multiple processors, the “best” core can be chosen for each subtask using a computational efficiency criteria, and therefore improving silicon usage. System-level design is also considered: models of tasks and links, parameterized soft-core processors, and the use of a standard HDL for system description can lead to automatic generation of the final design. | en |
dc.format.extent | 248-253 | es |
dc.language | en | es |
dc.subject | embedded multiprocessing | es |
dc.subject | system-on-chip | es |
dc.subject | distributed heterogeneous embedded system | es |
dc.subject | programmable logic | es |
dc.subject | IP cores | es |
dc.subject | system-level design | es |
dc.title | Towards a field configurable non-homogeneous multiprocessors architecture | en |
dc.type | Objeto de conferencia | es |
sedici.identifier.isbn | 980-07-7529-3 | es |
sedici.creator.person | Jaquenod, Guillermo A. | es |
sedici.creator.person | Villagarcía Wanza, Horacio A. | es |
sedici.creator.person | De Giusti, Marisa Raquel | es |
sedici.subject.materias | Ingeniería | es |
sedici.subject.materias | Informática | es |
sedici.description.fulltext | true | es |
mods.originInfo.place | Facultad de Ingeniería (FI) | es |
sedici.subtype | Objeto de conferencia | es |
sedici.rights.license | Creative Commons Attribution 2.5 Argentina (CC BY 2.5) | |
sedici.rights.uri | http://creativecommons.org/licenses/by/2.5/ar/ | |
sedici.date.exposure | 2001 | |
sedici.relation.event | 5th World Multiconference on Systemics, Cybernetics and Informatics, ISAS-SCIs (Orlando, Florida, Estados Unidos, 22 al 25 de julio de 2001) | es |
sedici.description.peerReview | peer-review | es |