Busque entre los 168325 recursos disponibles en el repositorio
Mostrar el registro sencillo del ítem
dc.date.accessioned | 2004-03-29T20:12:39Z | |
dc.date.available | 2004-03-29T03:00:00Z | |
dc.date.issued | 2001 | es |
dc.identifier.uri | http://sedici.unlp.edu.ar/handle/10915/9404 | |
dc.description.abstract | Continuous IC process enhancements make possible to integrate on a single chip the re-sources required for simultaneously executing multiple control flows or threads, exploiting different levels of thread-level parallelism: application-, function-, and loop-level. Scalable simultaneous multi-threading combines static and dynamic mechanisms to assemble a complexity-effective design that provides high instruction per cycle rates without sacrificing cycle time nor single-thread performance. This paper addresses the design of the fetch unit for a high-performance, scalable, simultaneous multithreaded processor. We present the detailed microarchitecture of a clustered and reconfigurable fetch unit based on an existing single-thread fetch unit. In order to minimize the occurrence of fetch hazards, the fetch unit dynamically adapts to the available thread-level parallelism and to the fetch characteristics of the active threads, working as a single shared unit or as two separate clusters. It combines static and dynamic methods in a complexity-efficient way. The design is supported by a simulation- based analysis of different instruction cache and branch target buffer configurations on the context of a multithreaded execution workload. Average reductions on the miss rates between 30% and 60% and peak reductions greater than 200% are obtained. | es |
dc.language | en | es |
dc.subject | Procesador paralelo | es |
dc.subject | Threads | es |
dc.subject | Arquitectura del procesador | es |
dc.subject | Informática | es |
dc.title | Fetch unit design for scalable simultaneous multithreading (ScSMT) | es |
dc.type | Articulo | es |
sedici.identifier.uri | http://journal.info.unlp.edu.ar/wp-content/uploads/ipaper1.pdf | es |
sedici.creator.person | Moure, Juan Carlos | es |
sedici.creator.person | Rexachs del Rosario, Dolores | es |
sedici.creator.person | Luque Fadón, Emilio | es |
sedici.subject.materias | Ciencias Informáticas | es |
sedici.description.fulltext | true | es |
mods.originInfo.place | Facultad de Informática | es |
sedici.subtype | Articulo | es |
sedici.rights.license | Creative Commons Attribution-NonCommercial 3.0 Unported (CC BY-NC 3.0) | |
sedici.rights.uri | http://creativecommons.org/licenses/by-nc/3.0/ | |
sedici.description.peerReview | peer-review | es |
sedici2003.identifier | ARG-UNLP-ART-0000000159 | es |
sedici.relation.journalTitle | vol. 1, no. 4 | es |